Part Number Hot Search : 
BA7181FS PD70F BD312 LEADFREE A1720 A1206 MSQ01002 SN68340
Product Description
Full Text Search
 

To Download HUF76132S3S Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 HUF76132P3, HUF76132S3S
Data Sheet January 2003
75A, 30V, 0.011 Ohm, N-Channel, Logic Level UltraFET Power MOSFETs
These N-Channel power MOSFETs are manufactured using the innovative UltraFETTM process. This advanced process technology achieves the lowest possible on-resistance per silicon area, resulting in outstanding performance. This device is capable of withstanding high energy in the avalanche mode and the diode exhibits very low reverse recovery time and stored charge. It was designed for use in applications where power efficiency is important, such as switching regulators, switching converters, motor drivers, relay drivers, lowvoltage bus switches, and power management in portable and battery-operated products. Formerly developmental type TA76132.
Features
* Logic Level Gate Drive * 75A, 30V * Ultra Low On-Resistance, rDS(ON) = 0.011 * Temperature Compensating PSPICE(R) Model * Temperature Compensating SABER(c) Model * Thermal Impedance SPICE Model * Thermal Impedance SABER Model * Peak Current vs Pulse Width Curve * UIS Rating Curve * Related Literature - TB334, "Guidelines for Soldering Surface Mount Components to PC Boards"
Ordering Information
PART NUMBER HUF76132P3 HUF76132S3S PACKAGE TO-220AB TO-263AB BRAND 76132P 76132S
Symbol
D
G
NOTE: When ordering, use the entire part number. Add the suffix T to obtain the TO-263AB variant in tape and reel, e.g., HUF76132S3ST.
S
Packaging
JEDEC TO-220AB
SOURCE DRAIN GATE DRAIN (FLANGE)
JEDEC TO-263AB
GATE SOURCE
DRAIN (FLANGE)
(c)2003 Fairchild Semiconductor Corporation
HUF76132P3, HUF76132S3S Rev. C1
HUF76132P3, HUF76132S3S
Absolute Maximum Ratings
TC = 25oC, Unless Otherwise Specified UNITS Drain to Source Voltage (Note 1). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . VDSS Drain to Gate Voltage (R GS = 20k) (Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .VDGR Gate to Source Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . VGS Drain Current Continuous (TC = 25oC, VGS = 10V) (Figure 2) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .ID Continuous (TC = 100oC, VGS = 5V) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .ID Continuous (TC = 100oC, VGS = 4.5V) (Figure 2) . . . . . . . . . . . . . . . . . . . . . . . . . . . . .ID Pulsed Drain Current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . IDM Pulsed Avalanche Rating. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . EAS Power Dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . PD Derate Above 25oC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Operating and Storage Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . TJ, TSTG Maximum Temperature for Soldering Leads at 0.063in (1.6mm) from Case for 10s. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . TL Package Body for 10s, See Techbrief 334. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .Tpkg 30 30 20 75 44 41 Figure 4 Figures 6, 17, 18 120 0.97 -40 to 150 300 260 W W/oC
oC oC oC
V V V A A A
CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.
NOTE: 1. TJ = 25oC to 150oC.
Electrical Specifications
PARAMETER OFF STATE SPECIFICATIONS
TA = 25oC, Unless Otherwise Specified SYMBOL TEST CONDITIONS MIN TYP MAX UNITS
Drain to Source Breakdown Voltage Zero Gate Voltage Drain Current
BVDSS IDSS
ID = 250A, VGS = 0V (Figure 12) VDS = 25V, VGS = 0V VDS = 25V, VGS = 0V, TC = 150oC
30 -
-
1 250 100
V A A nA
Gate to Source Leakage Current ON STATE SPECIFICATIONS Gate to Source Threshold Voltage Drain to Source On Resistance
IGSS
VGS = 20V
VGS(TH) rDS(ON)
VGS = VDS , ID = 250A (Figure 11) ID = 75A, VGS = 10V (Figure 9, 10) ID = 44A, VGS = 5V (Figure 9) ID = 41A, VGS = 4.5V (Figure 9)
1 -
0.0085 0.013 0.015
3 0.011 0.016 0.018
V
THERMAL SPECIFICATIONS Thermal Resistance Junction to Case Thermal Resistance Junction to Ambient SWITCHING SPECIFICATIONS (VGS = 4.5V) Turn-On Time Turn-On Delay Time Rise Time Turn-Off Delay Time Fall Time Turn-Off Time tON td(ON) tr td(OFF) tf tOFF VDD = 15V, ID 41A, RL = 0.366, VGS = 4.5V, RGS = 6.2 (Figures 15, 21, 22) 17 105 33 42 185 113 ns ns ns ns ns ns R JC RJA (Figure 3) TO-220, TO-262 and TO-263 1.03 62
oC/W oC/W
(c)2003 Fairchild Semiconductor Corporation
HUF76132P3, HUF76132S3S Rev. C1
HUF76132P3, HUF76132S3S
Electrical Specifications
PARAMETER SWITCHING SPECIFICATIONS (VGS = 10V) Turn-On Time Turn-On Delay Time Rise Time Turn-Off Delay Time Fall Time Turn-Off Time GATE CHARGE SPECIFICATIONS Total Gate Charge Gate Charge at 5V Threshold Gate Charge Gate to Source Gate Charge Gate to Drain "Miller" Charge CAPACITANCE SPECIFICATIONS Input Capacitance Output Capacitance Reverse Transfer Capacitance CISS COSS CRSS VDS = 25V, VGS = 0V, f = 1MHz (Figure 13) 1650 850 200 pF pF pF Qg(TOT) Qg(5) Qg(TH) Qgs Qgd VGS = 0V to 10V VGS = 0V to 5V VGS = 0V to 1V VDD = 15V, ID 44A, RL = 0.341 Ig(REF) = 1.0mA (Figures 14, 19, 20) 44 25 1.8 4.80 13.50 52 30 2.2 nC nC nC nC nC tON td(ON) tr td(OFF) tf tOFF VDD = 15V, ID 75A, RL = 0.20, VGS = 10V, RGS = 6.8 (Figures 16, 21, 22) 11 37 65 42 72 160 ns ns ns ns ns ns TA = 25oC, Unless Otherwise Specified (Continued) SYMBOL TEST CONDITIONS MIN TYP MAX UNITS
Source to Drain Diode Specifications
PARAMETER Source to Drain Diode Voltage Reverse Recovery Time Reverse Recovered Charge SYMBOL VSD trr QRR ISD = 44A ISD = 44A, dISD/dt = 100A/s ISD = 44A, dISD/dt = 100A/s TEST CONDITIONS MIN TYP MAX 1.25 71 104 UNITS V ns nC
Typical Performance Curves
1.2 POWER DISSIPATION MULTIPLIER 1.0
Unless Otherwise Specified
80 VGS = 10V ID, DRAIN CURRENT (A) 60
0.8 0.6 0.4 0.2 0 0 25 50 75 100 125 150 TA , AMBIENT TEMPERATURE (oC)
40 VGS = 4.5V
20
0 25 50 75 100 125 150 TC, CASE TEMPERATURE (oC)
FIGURE 1. NORMALIZED POWER DISSIPATION vs CASE TEMPERATURE
FIGURE 2. MAXIMUM CONTINUOUS DRAIN CURRENT vs CASE TEMPERATURE
(c)2003 Fairchild Semiconductor Corporation
HUF76132P3, HUF76132S3S Rev. C1
HUF76132P3, HUF76132S3S Typical Performance Curves
2 1 THERMAL IMPEDANCE ZJC, NORMALIZED DUTY CYCLE - DESCENDING ORDER 0.5 0.2 0.1 0.05 0.02 0.01 PDM 0.1 t1 t2 NOTES: DUTY FACTOR: D = t1/t2 PEAK TJ = PDM x ZJC x RJC + TC 10-3 10-2 10 -1 100 10 1 t, RECTANGULAR PULSE DURATION (s)
Unless Otherwise Specified (Continued)
0.01 10-5
SINGLE PULSE 10-4
FIGURE 3. NORMALIZED MAXIMUM TRANSIENT THERMAL IMPEDANCE
2000 TC = 25oC FOR TEMPERATURES ABOVE 25 oC DERATE PEAK CURRENT AS FOLLOWS: VGS = 10V I
1000 IDM, PEAK CURRENT (A)
=
I25
150 - TC 125
VGS = 5V
100
50 10-5
TRANSCONDUCTANCE MAY LIMIT CURRENT IN THIS REGION 10-4 10 -3 10-2 t, PULSE WIDTH (s) 10-1 100 101
FIGURE 4. PEAK CURRENT CAPABILITY
1000
500 IAS, AVALANCHE CURRENT (A) TJ = MAX RATED TC = 25oC
ID, DRAIN CURRENT (A)
If R = 0 tAV = (L)(IAS)/(1.3*RATED BVDSS - VDD) If R 0 tAV = (L/R)ln[(IAS*R)/(1.3*RATED BVDSS - VDD ) +1]
100
100s
100 STARTING TJ = 25oC
1ms 10 10ms OPERATION IN THIS AREA MAY BE LIMITED BY rDS(ON) 1
STARTING TJ = 150oC
BVDSS MAX = 30V 100 10 0.01 0.1 1 tAV, TIME IN AVALANCHE (ms) 10
1
10 VDS, DRAIN TO SOURCE VOLTAGE (V)
NOTE: Refer to Fairchild Application Notes AN9321 and AN9322. FIGURE 5. FORWARD BIAS SAFE OPERATING AREA FIGURE 6. UNCLAMPED INDUCTIVE SWITCHING CAPABILITY
(c)2003 Fairchild Semiconductor Corporation
HUF76132P3, HUF76132S3S Rev. C1
HUF76132P3, HUF76132S3S Typical Performance Curves
120 100 ID, DRAIN CURRENT (A) 80 25oC 60 40 20 VDD = 15V 0 0 1 2 3 4 VGS, GATE TO SOURCE VOLTAGE (V) 5 0 0 1 2
Unless Otherwise Specified (Continued)
PULSE DURATION = 80s DUTY CYCLE = 0.5% MAX
120 -40oC VGS = 10V 150oC I D, DRAIN CURRENT (A) 100 80 60 40
VGS = 5V VGS = 4.5V VGS = 4V
VGS = 3.5V
VGS = 3V 20 PULSE DURATION = 80s DUTY CYCLE = 0.5% MAX TC = 25 oC 3 4 VDS, DRAIN TO SOURCE VOLTAGE (V)
FIGURE 7. TRANSFER CHARACTERISTICS
FIGURE 8. SATURATION CHARACTERISTICS
18 ID = 75A rDS(ON), DRAIN TO SOURCE 16 ON RESISTANCE (m) 14 12 10 8 6 2 4 6 ID = 25A ID = 51A
NORMALIZED DRAIN TO SOURCE ON RESISTANCE 10
PULSE DURATION = 80s DUTY CYCLE = 0.5% MAX
1.6 PULSE DURATION = 80s DUTY CYCLE = 0.5% MAX VGS = 10V, I D = 75A 1.4
1.2
1.0
0.8
8
0.6 -60
0
60
120
180
VGS, GATE TO SOURCE VOLTAGE (V)
TJ, JUNCTION TEMPERATURE (oC)
FIGURE 9. DRAIN TO SOURCE ON RESISTANCE vs GATE VOLTAGE AND DRAIN CURRENT
FIGURE 10. NORMALIZED DRAIN TO SOURCE ON RESISTANCE vs JUNCTION TEMPERATURE
1.2 NORMALIZED DRAIN TO SOURCE BREAKDOWN VOLTAGE VGS = VDS, ID = 250A NORMALIZED GATE THRESHOLD VOLTAGE
1.2 ID = 250A
1.0
1.1
0.8
1.0
0.6 -60
0
60
120
180
0.9 -60
TJ, JUNCTION TEMPERATURE (oC)
0 60 120 TJ , JUNCTION TEMPERATURE (oC)
180
FIGURE 11. NORMALIZED GATE THRESHOLD VOLTAGE vs JUNCTION TEMPERATURE
FIGURE 12. NORMALIZED DRAIN TO SOURCE BREAKDOWN VOLTAGE vs JUNCTION TEMPERATURE
(c)2003 Fairchild Semiconductor Corporation
HUF76132P3, HUF76132S3S Rev. C1
HUF76132P3, HUF76132S3S Typical Performance Curves
2500 VGS , GATE TO SOURCE VOLTAGE (V) VGS = 0V, f = 1MHz CISS = C GS + CGD CRSS = CGD COSS CDS + C GD
Unless Otherwise Specified (Continued)
10 VDD = 15V 8
2000 C, CAPACITANCE (pF) CISS 1500 COSS 1000
6
4 WAVEFORMS IN DESCENDING ORDER: ID = 75A ID = 51A ID = 25A 0 10 30 20 Qg, GATE CHARGE (nC) 40 50
500 CRSS 0 0 5 10 15 20 25 30 VDS , DRAIN TO SOURCE VOLTAGE (V)
2
0
NOTE: Refer to Fairchild Application Notes AN7254 and AN7260. FIGURE 13. CAPACITANCE vs DRAIN TO SOURCE VOLTAGE FIGURE 14. GATE CHARGE WAVEFORMS FOR CONSTANT GATE CURRENT
400 VGS = 4.5V, VDD = 15V, ID = 41A, RL= 0.312 300
400 VGS = 10V, VDD = 15V, ID = 75A, RL= 0.20 300 td(OFF) 200 tf 100 tr td(ON) 40 50 0 0 20 30 40 10 RGS, GATE TO SOURCE RESISTANCE () 50
SWITCHING TIME (ns)
tr
200
tf
100
td(OFF) td(ON)
0 0 10 20 30 RGS, GATE TO SOURCE RESISTANCE ()
FIGURE 15. SWITCHING TIME vs GATE RESISTANCE
SWITCHING TIME (ns)
FIGURE 16. SWITCHING TIME vs GATE RESISTANCE
Test Circuits and Waveforms
VDS BVDSS L VARY tP TO OBTAIN REQUIRED PEAK IAS VGS DUT tP RG IAS VDD tP VDS VDD
+
0V
IAS 0.01
0 tAV
FIGURE 17. UNCLAMPED ENERGY TEST CIRCUIT
FIGURE 18. UNCLAMPED ENERGY WAVEFORMS
(c)2003 Fairchild Semiconductor Corporation
HUF76132P3, HUF76132S3S Rev. C1
HUF76132P3, HUF76132S3S Test Circuits and Waveforms
(Continued)
VDS RL VDD VDS VGS = 10 VGS
+
Qg(TOT)
Qg(5) VDD VGS VGS = 1V 0 Qg(TH) Ig(REF) 0 VGS = 5V
DUT Ig(REF)
FIGURE 19. GATE CHARGE TEST CIRCUIT
FIGURE 20. GATE CHARGE WAVEFORMS
VDS
tON td(ON) RL VDS
+
tOFF td(OFF) tr tf 90%
90%
VGS
DUT RGS
VDD 0
10% 90%
10%
VGS 0 10%
50% PULSE WIDTH
50%
VGS
FIGURE 21. SWITCHING TIME TEST CIRCUIT
FIGURE 22. SWITCHING TIME WAVEFORM
(c)2003 Fairchild Semiconductor Corporation
HUF76132P3, HUF76132S3S Rev. C1
HUF76132P3, HUF76132S3S PSPICE Electrical Model
SUBCKT HUF76132 2 1 3 ;
CA 12 8 2.35e-9 CB 15 14 2.35e-9 CIN 6 8 1.45e-9
LDRAIN
REV May 1998
DBODY 7 5 DBODYMOD DBREAK 5 11 DBREAKMOD DPLCAP 10 5 DPLCAPMOD EBREAK 11 7 17 18 33.34 EDS 14 8 5 8 1 EGS 13 8 6 8 1 ESG 6 10 6 8 1 EVTHRES 6 21 19 8 1 EVTEMP 20 6 18 22 1 IT 8 17 1 LDRAIN 2 5 1e-9 LGATE 1 9 5.42e-9 LSOURCE 3 7 4.16e-9 MMED 16 6 8 8 MMEDMOD MSTRO 16 6 8 8 MSTROMOD MWEAK 16 21 8 8 MWEAKMOD RBREAK 17 18 RBREAKMOD 1 RDRAIN 50 16 RDRAINMOD 3.5e-4 RGATE 9 20 2.61 RLDRAIN 2 5 10 RLGATE 1 9 54.2 RLSOURCE 3 7 41.6 RSLC1 5 51 RSLCMOD 1e-6 RSLC2 5 50 1e3 RSOURCE 8 7 RSOURCEMOD 6.5-3 RVTHRES 22 8 RVTHRESMOD 1 RVTEMP 18 19 RVTEMPMOD 1 S1A S1B S2A S2B 6 12 13 8 S1AMOD 13 12 13 8 S1BMOD 6 15 14 13 S2AMOD 13 15 14 13 S2BMOD
S1A 12 S1B CA 13 8 GATE 1 RLGATE
DPLCAP 10
5 RLDRAIN DBREAK 11 + EBREAK MWEAK MMED MSTRO 17 18 DBODY
DRAIN 2 RSLC1 51 ESLC 50
RSLC2
5 51
ESG + LGATE EVTEMP RGATE + 18 22 9 20 6 8 EVTHRES + 19 8 6
CIN
S2A 14 13 S2B 13 + 6 8 CB + EDS 5 8 14 IT 15 17
EGS
-
-
VBAT 22 19 DC 1 ESLC 51 50 VALUE={(V(5,51)/ABS(V(5,51)))*(PWR(V(5,51)/(1e-6*450),3))} .MODEL DBODYMOD D (IS = 1.79e-12 IKF = 20 RS = 5.32e-3 TRS1 = 7e-4 TRS2 = 1.21e-6 CJO = 2.65e-9 TT = 3.24e-8 M = 4.2e-1 XTI=6) .MODEL DBREAKMOD D (RS = 8.25e-2 TRS1 = 9.12e-4 TRS2 = 8.14e-7) .MODEL DPLCAPMOD D (CJO = 1.3e-9 IS = 1e-30 N = 10 M = 6.1e-1) .MODEL MMEDMOD NMOS (VTO = 1.86 KP = 4 IS = 1e-30 N = 10 TOX = 1 L = 1u W = 1u RG = 2.61) .MODEL MSTROMOD NMOS (VTO = 2.2 KP = 120 IS = 1e-30 N = 10 TOX = 1 L = 1u W = 1u) .MODEL MWEAKMOD NMOS (VTO = 1.63 KP =1e-1 IS = 1e-30 N = 10 TOX = 1 L = 1u W = 1u RG = 26.1 RS=1e-1) .MODEL RBREAKMOD RES (TC1 = 9.97e-4 TC2 = 1.24e-7) .MODEL RDRAINMOD RES (TC1 = 7.2e-2 TC2 = 1e-4) .MODEL RSLCMOD RES (TC1 = 1.07e-3 TC2 = 1.25e-6) .MODEL RSOURCEMOD RES (TC1 = 1e-11 TC2 = 1e-11) .MODEL RVTHRESMOD RES (TC1 = -2e-3 TC2 = -9.2e-6) .MODEL RVTEMPMOD RES (TC1 = -1.08e-3 TC2 = 9.73e-7) .MODEL S1AMOD VSWITCH (RON = 1e-5 .MODEL S1BMOD VSWITCH (RON = 1e-5 .MODEL S2AMOD VSWITCH (RON = 1e-5 .MODEL S2BMOD VSWITCH (RON = 1e-5 .ENDS ROFF = 0.1 ROFF = 0.1 ROFF = 0.1 ROFF = 0.1 VON = -6.00 VOFF= -1.00) VON = -1.00 VOFF= -6.00) VON = 0.00 VOFF= 1.65) VON = 1.65 VOFF= 0.00)
NOTE: For further discussion of the PSPICE model, consult A New PSPICE Sub-Circuit for the Power MOSFET Featuring Global Temperature Options; IEEE Power Electronics Specialist Conference Records, 1991, written by William J. Hepp and C. Frank Wheatley.
(c)2003 Fairchild Semiconductor Corporation
+
-
RDRAIN 21 16
-
LSOURCE 8 RSOURCE RLSOURCE RBREAK 18 RVTEMP 19 7 SOURCE 3
VBAT +
8 22 RVTHRES
HUF76132P3, HUF76132S3S Rev. C1
HUF76132P3, HUF76132S3S SABER Electrical Model
nom temp=25 deg c
REV May 1998 template huf76132 n2,n1,n3 electrical n2,n1,n3 { var i iscl d..model dbodymod = (is=1.79e-12,cjo=2.65e-9,tt=3.24e-8, m=4.2e-1, xti=6) d..model dbreakmod = () d..model dplcapmod = (cjo=1.3e-9,is=1e-30,n=10,m=6.1e-1) m..model mmedmod = (type=_n,vto=1.86,kp=4,is=1e-30, tox=1) m..model mstrongmod = (type=_n,vto=2.2,kp=120,is=1e-30, tox=1) m..model mweakmod = (type=_n,vto=1.63,kp=1e-1,is=1e-30, tox=1) sw_vcsp..model s1amod = (ron=1e-5,roff=0.1,von=-6.00,voff=-1.00) sw_vcsp..model s1bmod = (ron=1e-5,roff=0.1,von=-1.00,voff=-6.00) sw_vcsp..model s2amod = (ron=1e-5,roff=0.1,von=0,voff=1.65) sw_vcsp..model s2bmod = (ron=1e-5,roff=0.1,von=1.65,voff=0) c.ca n12 n8 = 2.35e-9 c.cb n15 n14 = 2.35e-9 c.cin n6 n8 = 1.45e-9 d.dbody n7 n71 = model=dbodymod d.dbreak n72 n11 = model=dbreakmod d.dplcap n10 n5 = model=dplcapmod
LGATE ESG + GATE 1 RLGATE CIN EVTEMP RGATE + 18 22 9 20 6 MSTRO 8
30v LL Ultrafet
LDRAIN DPLCAP 10 RSLC1 51 RSLC2 ISCL RLDRAIN RDBREAK 72 DBREAK 11 MWEAK DBODY MMED EBREAK + 17 18 71 RDBODY 5 DRAIN 2
6 8 EVTHRES + 19 8
50 RDRAIN 21 16
i.it n8 n17 = 1 l.ldrain n2 n5 = 5.42e-9 l.lgate n1 n9 = 1.00e-9 l.lsource n3 n7 = 4.16e-9
RSOURCE
LSOURCE 7 RLSOURCE
m.mmed n16 n6 n8 n8 = model=mmedmod, l=1u, w=1u m.mstrong n16 n6 n8 n8 = model=mstrongmod, l=1u, w=1u m.mweak n16 n21 n8 n8 = model=mweakmod, l=1u, w=1u
12
SOURCE 3
S1A 13 8 13 + EGS 6 8
S2A 14 13 S2B CB + EDS 5 8 14 IT 15 17
RBREAK 18 RVTEMP 19
res.rbreak n17 n18 = 1, tc1=9.97e-4,tc2=1.24e-7 res.rdbody n71 n5 =5.32e-3, tc1=7.0e-4, tc2=1.21e-6 res.rdbreak n72 n5 =8.25e-2, tc1=9.12e-4, tc2=8.14e-7 res.rdrain n50 n16 = 3.5e-4, tc1=7.2e-2,tc2=1e-4 res.rgate n9 n20 = 2.61 res.rldrain n2 n5 = 10 res.rlgate n1 n9 = 54.2 res.rlsource n3 n7 = 41.6 res.rslc1 n5 n51 = 1e-6, tc1=1.07e-3,tc2=-1.25e-6 res.rslc2 n5 n50 = 1e3 res.rsource n8 n7 = 6.5e-3, tc1=1e-11,tc2=1e-11 res.rvtemp n18 n19 = 1, tc1=-1.08e-3,tc2=9.73e-7 res.rvthres n22 n8 = 1, tc1=-2e-3,tc2=-9.2e-6 spe.ebreak n11 n7 n17 n18 = 33.34 spe.eds n14 n8 n5 n8 = 1 spe.egs n13 n8 n6 n8 = 1 spe.esg n6 n10 n6 n8 = 1 spe.evtemp n20 n6 n18 n22 = 1 spe.evthres n6 n21 n19 n8 = 1 sw_vcsp.s1a n6 n12 n13 n8 = model=s1amod sw_vcsp.s1b n13 n12 n13 n8 = model=s1bmod sw_vcsp.s2a n6 n15 n14 n13 = model=s2amod sw_vcsp.s2b n13 n15 n14 n13 = model=s2bmod v.vbat n22 n19 = dc=1
S1B CA
VBAT +
-
-
8 RVTHRES
22
equations { i (n51->n50) +=iscl iscl: v(n51,n50) = ((v(n5,n51)/(1e-9+abs(v(n5,n51))))*((abs(v(n5,n51)*1e6/450))** 3)) } }
(c)2003 Fairchild Semiconductor Corporation
HUF76132P3, HUF76132S3S Rev. C1
HUF76132P3, HUF76132S3S SPICE Thermal Model
REV May 1998 HUF76132 CTHERM1 th 6 5.00e-3 CTHERM2 6 5 1.18e-2 CTHERM3 5 4 15.5e-2 CTHERM4 4 3 1.85e-2 CTHERM5 3 2 2.00e-2 CTHERM6 2 tl 2.5e-2 RTHERM1 th 6 1.51e-2 RTHERM2 6 5 1.51e-2 RTHERM3 5 4 3.03e-2 RTHERM4 4 3 6.05e-2 RTHERM5 3 2 1.81e-1 RTHERM6 2 tl 2.45e-1
RTHERM1 CTHERM1 th JUNCTION
6
RTHERM2
CTHERM2
5
RTHERM3
CTHERM3
SABER Thermal Model
SABER thermal model HUF76132 template thermal_model th tl thermal_c th, tl { ctherm.ctherm1 th 6 = 6.50e-3 ctherm.ctherm2 6 5 = 1.18e-2 ctherm.ctherm3 5 4 = 1.55e-2 ctherm.ctherm4 4 3 = 1.85e-2 ctherm.ctherm5 3 2 = 2.00e-2 ctherm.ctherm6 2 tl = 2.50e-2 rtherm.rtherm1 th 6 = 1.51e-2 rtherm.rtherm2 6 5 = 1.51e-2 rtherm.rtherm3 5 4 = 3.03e-2 rtherm.rtherm4 4 3 = 6.05e-2 rtherm.rtherm5 3 2 = 1.81e-1 rtherm.rtherm6 2 tl = 2.45e-1 }
4
RTHERM4
CTHERM4
3
RTHERM5
CTHERM5
2
RTHERM6
CTHERM6
tl
CASE
(c)2003 Fairchild Semiconductor Corporation
HUF76132P3, HUF76132S3S Rev. C1
TRADEMARKS
The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.
ACExTM FACTTM ActiveArrayTM FACT Quiet SeriesTM BottomlessTM FAST(R) CoolFETTM FASTrTM CROSSVOLTTM FRFETTM DOMETM GlobalOptoisolatorTM EcoSPARKTM GTOTM E2CMOSTM HiSeCTM I2CTM EnSignaTM Across the board. Around the world.TM The Power FranchiseTM Programmable Active DroopTM DISCLAIMER
ImpliedDisconnectTM ISOPLANARTM LittleFETTM MicroFETTM MicroPakTM MICROWIRETM MSXTM MSXProTM OCXTM OCXProTM OPTOLOGIC(R) OPTOPLANARTM
PACMANTM POPTM Power247TM PowerTrench(R) QFETTM QSTM QT OptoelectronicsTM Quiet SeriesTM RapidConfigureTM RapidConnectTM SILENT SWITCHER(R) SMART STARTTM
SPMTM StealthTM SuperSOTTM-3 SuperSOTTM-6 SuperSOTTM-8 SyncFETTM TinyLogic(R) TruTranslationTM UHCTM UltraFET(R) VCXTM
FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.
LIFE SUPPORT POLICY
FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.
PRODUCT STATUS DEFINITIONS Definition of Terms
Datasheet Identification Advance Information Product Status Formative or In Design First Production Definition This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.
Preliminary
No Identification Needed
Full Production
Obsolete
Not In Production
Rev. I2


▲Up To Search▲   

 
Price & Availability of HUF76132S3S

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X